# **DIGITAL ELECTRONICS**

#### **EXPERIMENT - 8**

**NAME:** Ayush Jain

**SAP ID:** 60004200132

**DIV:** B1

**BRANCH:** Computer Engineering

**AIM**: To verify the truth table and timing diagram of RS, JK, T and D flipflops by using NAND & NOR gates ICs and analyse the circuit of RS, JK, T and D flip-flops with the help of LEDs display.

**THEORY**: A flip flop is an electronic circuit with two stable states that can be used to store binary data. The stored data can be changed by applying varying inputs.

**RS Flip Flop:** The basic NAND gate RS flip flop circuit is used to store the data and thus provides feedback from both of its outputs again back to its inputs. The RS flip flop actually has three inputs, SET, RESET and its current output Q relating to its current state.



|          | INPUTS |   | OUTPU  | STATE    |
|----------|--------|---|--------|----------|
|          |        |   | T      |          |
| CLK      | S      | R | Q      |          |
| X        | 0      | 0 | No     | Previous |
|          |        |   | Change |          |
| <b>↑</b> | 0      | 1 | 0      | Reset    |
| <b>†</b> | 1      | 0 | 1      | Set      |
| <b>†</b> | 1      | 1 | -      | Forbidde |
| 1        |        |   |        | n        |



# **TINKERCAD:**



**D Flip Flop:** A D flip flop has a single data input. This type of flip flop is obtained from the SR flip flop by connecting the R input through an inverter, and the S input is connected directly to data input. The modified clocked SR flip-flop is known as D-flip-flop.



| Input |       |       | Outpu | t  |
|-------|-------|-------|-------|----|
| D     | reset | clock | Q     | Q' |
| 0     | 0     | 0     | 0     | 1  |
| 0     | 0     | 1     | 0     | 1  |
| 0     | 1     | 0     | 0     | 1  |
| 0     | 1     | 1     | 0     | 1  |
| 1     | 0     | 0     | 0     | 1  |
| 1     | 0     | 1     | 1     | 0  |
| 1     | 1     | 0     | 0     | 1  |
| 1     | 1     | 1     | 0     | 1  |



https://de-itt.vlabs.ac.in/exp/truth-tables-fire-flors/round-template/experiment/simulation/0\_Florflors/D.html

### TINKERCAD:



**J-K Flip Flop:** In a RS flip-flop the input R=S=1 leads to an indeterminate output. The RS flip-flop circuit may be re-joined if both inputs are 1 than also the outputs are compliment of each other.



| Trigger | Inputs |       | Output        |    |            |    |             |
|---------|--------|-------|---------------|----|------------|----|-------------|
|         |        |       | Present State |    | Next State |    | Inference   |
| CLK     | J      | K     | Q             | Q' | Q          | Q' |             |
|         | ×      | x     | -             |    |            |    | Latched     |
|         | 0      | 0     | 0             | 1  | 0          | 1  | No Change   |
|         |        |       | 1             | 0  | 1          | 0  | rto oriango |
|         | 0      | 1     | 0             | 1  | 0          | 1  | Reset       |
|         |        | Ι.    | 1             | 0  | 0          | 1  | 110001      |
|         | 1      | 0     | 0             | 1  | 1          | 0  | Set         |
|         |        |       | 1             | 0  | 1          | 0  | 201         |
|         | 1      | 1     | 0             | 1  | 1          | 0  | Toggles     |
|         | '      | .   . | 1             | 0  | 0          | 1  | roggles     |



# TINKERCAD:



**T Flip Flop:** T flip-flop is known as toggle flip-flop. The T flip-flop is modification of the J-K flip-flop. Both the JK inputs of the JK flip – flop are held at logic 1 and the clock signal continuous to change.





https://de-iitr.vlabs.ac.in/exp/truth-tables-flip-flops/round-template/experiment/simulation/T FLIP FLOP/T.html

# TINKERCAD:

